

# **STB150NF04**

### Features

| Туре       | V <sub>DSS</sub> | R <sub>DS(on)</sub><br>max | I <sub>D</sub> |
|------------|------------------|----------------------------|----------------|
| STB150NF04 | 40 V             | < 0.007 Ω                  | 80 A           |

- 100% avalanche tested
- Standard level gate drive
- For through-hole version contact sales office

## Application

Switching applications

## Description

This Power MOSFET is the latest development of STMicroelectronis unique "single feature size" strip-based process. The resulting transistor shows extremely high packing density for low onresistance, rugged avalanche characteristics and less critical alignment steps therefore a remarkable manufacturing reproducibility.



Figure 1. Internal schematic diagram



#### Table 1. Device summary

| Order code | Marking  | Package            | Packaging     |
|------------|----------|--------------------|---------------|
| STB150NF04 | B150NF04 | D <sup>2</sup> PAK | Tape and reel |

## 1 Electrical ratings

| Table 2 | Δ ( | bsolute | maximum | ratings |
|---------|-----|---------|---------|---------|
|         |     | Doule   | maximum | raungs  |

| Symbol                         | Parameter                                            | Value      | Unit |
|--------------------------------|------------------------------------------------------|------------|------|
| V <sub>DS</sub>                | Drain-source voltage (V <sub>GS</sub> = 0)           | 40         | V    |
| V <sub>GS</sub>                | Gate- source voltage                                 | ± 20       | V    |
| I <sub>D</sub> <sup>(1)</sup>  | Drain current (continuous) at $T_C = 25 \ ^{\circ}C$ | 80         | A    |
| I <sub>D</sub> <sup>(1)</sup>  | Drain current (continuous) at $T_C = 100 \text{ °C}$ | 80         | А    |
| I <sub>DM</sub> <sup>(2)</sup> | Drain current (pulsed)                               | 320        | A    |
| P <sub>tot</sub>               | Total dissipation at $T_C = 25 \ ^{\circ}C$          | 300        | W    |
|                                | Derating factor                                      | 2          | W/°C |
| dv/dt (3)                      | Peak diode recovery voltage slope                    | 2          | V/ns |
| E <sub>AS</sub> <sup>(4)</sup> | Single pulse avalanche energy                        | 0.6        | J    |
| T <sub>stg</sub>               | Storage temperature                                  | -55 to 175 | °C   |
| Тj                             | Max. operating junction temperature                  | -55 10 175 | C    |

1. Current limited by package

2. Pulse width limited by safe operating area

3.  $I_{SD} \leq 80A$ , di/dt  $\leq 300A/\mu s$ ,  $V_{DD}$ =80% $V_{(BR)DSS}$ 

4. Starting Tj = 25 °C,  $I_D$ =40 A,  $V_{DD}$ =30 V

|  | Table 3. | Thermal resist | ance |
|--|----------|----------------|------|
|--|----------|----------------|------|

| Symbol                              | Parameter                            | Value | Unit |
|-------------------------------------|--------------------------------------|-------|------|
| R <sub>thj-case</sub>               | Thermal resistance junction-case max | 0.5   | °C/W |
| R <sub>thj-pcb</sub> <sup>(1)</sup> | Thermal resistance junction-pcb max  | 35    | °C/W |

1. When mounted on 1inch<sup>2</sup> FR-4 board, 2 oz of Cu

## 2 Electrical characteristics

(T<sub>CASE</sub>=25°C unless otherwise specified)

| Symbol               | Parameter                                                | Test conditions                                                      | Min. | Тур.  | Max.    | Unit     |
|----------------------|----------------------------------------------------------|----------------------------------------------------------------------|------|-------|---------|----------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown<br>voltage                        | $I_{D} = 250 \ \mu A, \ V_{GS} = 0$                                  | 40   |       |         | V        |
| I <sub>DSS</sub>     | Zero gate voltage drain<br>current (V <sub>GS</sub> = 0) | V <sub>DS</sub> = max rating<br>V <sub>DS</sub> = max rating @125 °C |      |       | 1<br>10 | μΑ<br>μΑ |
| I <sub>GSS</sub>     | Gate-body leakage<br>current (V <sub>DS</sub> = 0)       | V <sub>GS</sub> = ± 20 V                                             |      |       | ±100    | nA       |
| V <sub>GS(th)</sub>  | Gate threshold voltage                                   | $V_{DS} = V_{GS, I_D} = 250 \ \mu A$                                 | 2    |       | 4       | V        |
| R <sub>DS(on)</sub>  | Static drain-source on resistance                        | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 40 A                        |      | 0.005 | 0.007   | Ω        |

### Table 4. On/off states

#### Table 5. Dynamic

| Symbol                                                   | Parameter                                                                  | Test conditions                                                                                 | Min. | Тур.                | Max. | Unit           |
|----------------------------------------------------------|----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------|---------------------|------|----------------|
| g <sub>fs</sub> <sup>(1)</sup>                           | Forward transconductance                                                   | V <sub>DS</sub> = 15 V, I <sub>D</sub> = 15 A                                                   |      | 90                  |      | S              |
| C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub> | Input capacitance<br>Output capacitance<br>Reverse transfer<br>capacitance | V <sub>DS</sub> = 25 V, f =1 MHz<br>V <sub>GS</sub> =0                                          |      | 3650<br>1145<br>400 |      | pF<br>pF<br>pF |
| Q <sub>g</sub><br>Q <sub>gs</sub><br>Q <sub>gd</sub>     | Total gate charge<br>Gate-source charge<br>Gate-drain charge               | V <sub>DD</sub> =32 V, I <sub>D</sub> =80 A,<br>V <sub>GS</sub> =10 V<br><i>(see Figure 14)</i> |      | 118<br>20<br>45     | 150  | nC<br>nC<br>nC |

1. Pulsed: Pulse duration = 300  $\mu$ s, duty cycle 1.5%

57

| Symbol                                                                        | Parameter                                                           | Test conditions                                                                                       | Min. | Тур.                  | Max. | Unit                 |
|-------------------------------------------------------------------------------|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------|-----------------------|------|----------------------|
| t <sub>d(on)</sub><br>t <sub>r</sub><br>t <sub>d(off)</sub><br>t <sub>f</sub> | Turn-on delay time<br>Rise time<br>Turn-off delay time<br>Fall time | $V_{DD} = 25 \text{ V}, I_D = 40 \text{ A}$ $R_G = 4.7 \Omega, V_{GS} = 10 \text{ V}$ (see Figure 13) |      | 15<br>150<br>70<br>45 |      | ns<br>ns<br>ns<br>ns |

Table 6. Switching times

### Table 7. Source drain diode

| Symbol                                                 | Parameter                                                                    | Test conditions                                                                                                 | Min | Тур.             | Max | Unit          |
|--------------------------------------------------------|------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----|------------------|-----|---------------|
| I <sub>SD</sub>                                        | Source-drain current                                                         |                                                                                                                 |     |                  | 80  | А             |
| I <sub>SDM</sub> <sup>(1)</sup>                        | Source-drain current (pulsed)                                                | $I_{SD} = 80 \text{ A}, V_{GS} = 0$                                                                             |     |                  | 320 | А             |
| V <sub>SD</sub> <sup>(2)</sup>                         | Forward on voltage                                                           | I <sub>SD</sub> = 80 A, V <sub>GS</sub> = 0                                                                     |     |                  | 1.3 | ns<br>nC<br>A |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time<br>Reverse recovery charge<br>Reverse recovery current | $I_{SD}$ = 80 A,<br>di/dt=100 A/µs<br>V <sub>DD</sub> = 25 V, T <sub>j</sub> = 150 °C<br><i>(see Figure 15)</i> |     | 73<br>170<br>4.6 |     | A<br>A        |

1. Pulse width limited by safe operating area

2. Pulsed: pulse duration=300µs, duty cycle 1.5%



#### **Electrical characteristics (curves)** 2.1



Figure 3. **Thermal impedance** 



Figure 5.







Figure 7.

**Transfer characteristics** 

Static drain-source on resistance



### Figure 8. Gate charge vs gate-source voltage Figure 9. Capacitance variations



Figure 10. Normalized gate threshold voltage Figure 11. vs temperature

e 11. Normalized on resistance vs temperature



Figure 12. Source-drain diode forward characteristics



## 3 Test circuit

Figure 13. Switching times test circuit for resistive load





Figure 15. Test circuit for inductive load switching and diode recovery times



Figure 17. Unclamped inductive waveform



Figure 16. Unclamped Inductive load test circuit





#### Figure 14. Gate charge test circuit

## 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a lead-free second level interconnect. The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com



| Dim | Dim  |      |       |       | inch  |       |
|-----|------|------|-------|-------|-------|-------|
| Dim | Min  | Тур  | Max   | Min   | Тур   | Max   |
| А   | 4.40 |      | 4.60  | 0.173 |       | 0.181 |
| A1  | 0.03 |      | 0.23  | 0.001 |       | 0.009 |
| b   | 0.70 |      | 0.93  | 0.027 |       | 0.037 |
| b2  | 1.14 |      | 1.70  | 0.045 |       | 0.067 |
| С   | 0.45 |      | 0.60  | 0.017 |       | 0.024 |
| c2  | 1.23 |      | 1.36  | 0.048 |       | 0.053 |
| D   | 8.95 |      | 9.35  | 0.352 |       | 0.368 |
| D1  | 7.50 |      |       | 0.295 |       |       |
| E   | 10   |      | 10.40 | 0.394 |       | 0.409 |
| E1  | 8.50 |      |       | 0.334 |       |       |
| е   |      | 2.54 |       |       | 0.1   |       |
| e1  | 4.88 |      | 5.28  | 0.192 |       | 0.208 |
| Н   | 15   |      | 15.85 | 0.590 |       | 0.624 |
| J1  | 2.49 |      | 2.69  | 0.099 |       | 0.106 |
| L   | 2.29 |      | 2.79  | 0.090 |       | 0.110 |
| L1  | 1.27 |      | 1.40  | 0.05  |       | 0.055 |
| L2  | 1.30 |      | 1.75  | 0.051 |       | 0.069 |
| R   |      | 0.4  |       |       | 0.016 |       |
| V2  | 0°   |      | 8°    | 0°    |       | 8°    |



### D<sup>2</sup>PAK (TO-263) mechanical data

57

# 5 Revision history

Table 8.Document revision history

| Date        | Revision | Changes       |
|-------------|----------|---------------|
| 01-Jul-2008 | 1        | First release |



#### **Please Read Carefully:**

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2008 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

